Clock Generators for SOC Processors
Title | Clock Generators for SOC Processors PDF eBook |
Author | Amr Fahim |
Publisher | Springer Science & Business Media |
Pages | 257 |
Release | 2005-12-06 |
Genre | Technology & Engineering |
ISBN | 1402080808 |
This book examines the issue of design of fully integrated frequency synthesizers suitable for system-on-a-chip (SOC) processors. This book takes a more global design perspective in jointly examining the design space at the circuit level as well as at the architectural level. The coverage of the book is comprehensive and includes summary chapters on circuit theory as well as feedback control theory relevant to the operation of phase locked loops (PLLs). On the circuit level, the discussion includes low-voltage analog design in deep submicron digital CMOS processes, effects of supply noise, substrate noise, as well device noise. On the architectural level, the discussion includes PLL analysis using continuous-time as well as discre- time models, linear and nonlinear effects of PLL performance, and detailed analysis of locking behavior. The material then develops into detailed circuit and architectural analysis of specific clock generation blocks. This includes circuits and architectures of PLLs with high power supply noise immunity and digital PLL architectures where the loop filter is digitized. Methods of generating low-spurious sampling clocks for discrete-time analog blocks are then examined. This includes sigma-delta fractional-N PLLs, Direct Digital Synthesis (DDS) techniques and non-conventional uses of PLLs. Design for test (DFT) issues as they arise in PLLs are then discussed. This includes methods of accurately measuring jitter and built-in-self-test (BIST) techniques for PLLs.
Clock Generators for SOC Processors
Title | Clock Generators for SOC Processors PDF eBook |
Author | Amr Fahim |
Publisher | Springer Science & Business Media |
Pages | 284 |
Release | 2005-06-24 |
Genre | Technology & Engineering |
ISBN | 9781402080791 |
This book examines the issue of design of fully-integrated frequency synthesizers suitable for system-on-a-chip (SOC) processors. This book takes a more global design perspective in jointly examining the design space at the circuit level as well as at the architectural level. The coverage of the book is comprehensive and includes summary chapters on circuit theory as well as feedback control theory relevant to the operation of phase locked loops (PLLs). On the circuit level, the discussion includes low-voltage analog design in deep submicron digital CMOS processes, effects of supply noise, substrate noise, as well device noise. On the architectural level, the discussion includes PLL analysis using continuous-time as well as discrete-time models, linear and nonlinear effects of PLL performance, and detailed analysis of locking behavior. The material then develops into detailed circuit and architectural analysis of specific clock generation blocks. This includes circuits and architectures of PLLs with high power supply noise immunity and digital PLL architectures where the loop filter is digitized. Methods of generating low-spurious sampling clocks for discrete-time analog blocks are then examined. This includes sigma-delta fractional-N PLLs, Direct Digital Synthesis (DDS) techniques and non-conventional uses of PLLs. Design for test (DFT) issues as they arise in PLLs are then discussed. This includes methods of accurately measuring jitter and built-in-self-test (BIST) techniques for PLLs. Finally, clocking issues commonly associated to system-on-a-chip (SOC) designs, such as multiple clock domain interfacing and partitioning, and accurate clock phase generation techniques using delay-locked loops (DLLs) are also addressed. The book provides numerous real world applications, as well as practical rules-of-thumb for modern designers to use at the system, architectural, as well as the circuit level. This book is well suited for practitioners as well as graduate level students who wish to learn more about time-domain analysis and design of frequency synthesis techniques.
Clock Generators for Soc Processors
Title | Clock Generators for Soc Processors PDF eBook |
Author | Peter Jones |
Publisher | Createspace Independent Publishing Platform |
Pages | 242 |
Release | 2018-02-13 |
Genre | |
ISBN | 9781719389235 |
This book takes a more global design perspective in jointly examining the design space at the circuit level as well as at the architectural level. The coverage of the book is comprehensive and includes summary chapters on circuit theory as well as feedback control theory relevant to the operation of phase locked loops (PLLs). On the circuit level, the discussion includes low-voltage analog design in deep submicron digital CMOS processes, effects of supply noise, substrate noise, as well device noise.
Clock Generator Circuits for Low-Power Heterogeneous Multiprocessor Systems-on-Chip
Title | Clock Generator Circuits for Low-Power Heterogeneous Multiprocessor Systems-on-Chip PDF eBook |
Author | Sebastian Höppner |
Publisher | |
Pages | 236 |
Release | 2013-08-06 |
Genre | |
ISBN | 9783944331201 |
Low-power All-digital Clock Generators for SoC Applications
Title | Low-power All-digital Clock Generators for SoC Applications PDF eBook |
Author | |
Publisher | |
Pages | |
Release | 2010 |
Genre | |
ISBN |
Radio Frequency Integrated Circuit Design for Cognitive Radio Systems
Title | Radio Frequency Integrated Circuit Design for Cognitive Radio Systems PDF eBook |
Author | Amr Fahim |
Publisher | Springer |
Pages | 197 |
Release | 2015-03-03 |
Genre | Technology & Engineering |
ISBN | 331911011X |
This book fills an information gap on cognitive radios, since the discussion focuses on the implementation issues that are unique to cognitive radios and how to solve them at both the architecture and circuit levels. This is the first book to describe in detail cognitive radio systems, as well as the circuit implementation and architectures required to implement such systems. Throughout the book, requirements and constraints imposed by cognitive radio systems are emphasized when discussing the circuit implementation details. This is a valuable reference for anybody with background in analog and radio frequency (RF) integrated circuit design, needing to learn more about integrated circuits requirements and implementation for cognitive radio systems.
Artificial Intelligence and Evolutionary Computations in Engineering Systems
Title | Artificial Intelligence and Evolutionary Computations in Engineering Systems PDF eBook |
Author | Subhransu Sekhar Dash |
Publisher | Springer |
Pages | 1319 |
Release | 2016-02-05 |
Genre | Technology & Engineering |
ISBN | 8132226569 |
The book is a collection of high-quality peer-reviewed research papers presented in the first International Conference on International Conference on Artificial Intelligence and Evolutionary Computations in Engineering Systems (ICAIECES -2015) held at Velammal Engineering College (VEC), Chennai, India during 22 – 23 April 2015. The book discusses wide variety of industrial, engineering and scientific applications of the emerging techniques. Researchers from academic and industry present their original work and exchange ideas, information, techniques and applications in the field of Communication, Computing and Power Technologies.