Adiabatic Logic
Title | Adiabatic Logic PDF eBook |
Author | Philip Teichmann |
Publisher | Springer Science & Business Media |
Pages | 176 |
Release | 2011-10-29 |
Genre | Technology & Engineering |
ISBN | 9400723458 |
Adiabatic logic is a potential successor for static CMOS circuit design when it comes to ultra-low-power energy consumption. Future development like the evolutionary shrinking of the minimum feature size as well as revolutionary novel transistor concepts will change the gate level savings gained by adiabatic logic. In addition, the impact of worsening degradation effects has to be considered in the design of adiabatic circuits. The impact of the technology trends on the figures of merit of adiabatic logic, energy saving potential and optimum operating frequency, are investigated, as well as degradation related issues. Adiabatic logic benefits from future devices, is not susceptible to Hot Carrier Injection, and shows less impact of Bias Temperature Instability than static CMOS circuits. Major interest also lies on the efficient generation of the applied power-clock signal. This oscillating power supply can be used to save energy in short idle times by disconnecting circuits. An efficient way to generate the power-clock is by means of the synchronous 2N2P LC oscillator, which is also robust with respect to pattern-induced capacitive variations. An easy to implement but powerful power-clock gating supplement is proposed by gating the synchronization signals. Diverse implementations to shut down the system are presented and rated for their applicability and other aspects like energy reduction capability and data retention. Advantageous usage of adiabatic logic requires compact and efficient arithmetic structures. A broad variety of adder structures and a Coordinate Rotation Digital Computer are compared and rated according to energy consumption and area usage, and the resulting energy saving potential against static CMOS proves the ultra-low-power capability of adiabatic logic. In the end, a new circuit topology has to compete with static CMOS also in productivity. On a 130nm test chip, a large scale test vehicle containing an FIR filter was implemented in adiabatic logic, utilizing a standard, library-based design flow, fabricated, measured and compared to simulations of a static CMOS counterpart, with measured saving factors compliant to the values gained by simulation. This leads to the conclusion that adiabatic logic is ready for productive design due to compatibility not only to CMOS technology, but also to electronic design automation (EDA) tools developed for static CMOS system design.
VLSI Design: Circuits, Systems and Applications
Title | VLSI Design: Circuits, Systems and Applications PDF eBook |
Author | Jie Li |
Publisher | Springer |
Pages | 276 |
Release | 2018-01-02 |
Genre | Technology & Engineering |
ISBN | 9811072515 |
This book gathers a collection of papers by international experts presented at the International Conference on NextGen Electronic Technologies (ICNETS2-2017), which cover key developments in the field of electronics and communication engineering. ICNETS2 encompassed six symposia covering all aspects of the electronics and communications domains, including relevant nano/micro materials and devices. This book showcases the latest research in very-large-scale integration (VLSI) Design: Circuits, Systems and Applications, making it a valuable resource for all researchers, professionals, and students working in the core areas of electronics and their applications, especially in digital and analog VLSI circuits and systems.
Low Power Digital CMOS Design
Title | Low Power Digital CMOS Design PDF eBook |
Author | Anantha P. Chandrakasan |
Publisher | Springer Science & Business Media |
Pages | 426 |
Release | 1995-06-30 |
Genre | Technology & Engineering |
ISBN | 9780792395768 |
Power consumption has become a major design consideration for battery-operated, portable systems as well as high-performance, desktop systems. Strict limitations on power dissipation must be met by the designer while still meeting ever higher computational requirements. A comprehensive approach is thus required at all levels of system design, ranging from algorithms and architectures to the logic styles and the underlying technology. Potentially one of the most important techniques involves combining architecture optimization with voltage scaling, allowing a trade-off between silicon area and low-power operation. Architectural optimization enables supply voltages of the order of 1 V using standard CMOS technology. Several techniques can also be used to minimize the switched capacitance, including representation, optimizing signal correlations, minimizing spurious transitions, optimizing sequencing of operations, activity-driven power down, etc. The high- efficiency of DC-DC converter circuitry required for efficient, low-voltage and low-current level operation is described by Stratakos, Sullivan and Sanders. The application of various low-power techniques to a chip set for multimedia applications shows that orders-of-magnitude reduction in power consumption is possible. The book also features an analysis by Professor Meindl of the fundamental limits of power consumption achievable at all levels of the design hierarchy. Svensson, of ISI, describes emerging adiabatic switching techniques that can break the CV2f barrier and reduce the energy per computation at a fixed voltage. Srivastava, of AT&T, presents the application of aggressive shut-down techniques to microprocessor applications.
Low Power Architectures for IoT Applications
Title | Low Power Architectures for IoT Applications PDF eBook |
Author | Devendra Kumar Sharma |
Publisher | Springer Nature |
Pages | 271 |
Release | 2023-04-04 |
Genre | Computers |
ISBN | 9819906393 |
This book provides comprehensive coverage of different aspects of low-power circuit synthesis for IoT applications at various levels of the design hierarchy, starting from the layout level to the system level. For a seamless understanding of the subject, the basics of MOS circuits have been introduced at the transistor, gate and circuit level, followed by various low-power design methodologies, such as supply voltage scaling, switched capacitance minimization techniques, and leakage power minimization approaches. The contents of this book are useful to students, researchers, as well as practicing engineers. Low-power architectures refer to the latest development in computer microchips which are created by integrating hundreds of thousands of transistors on one chip for different IoT applications. Emerging research in this area has the potential to uncover further applications for IoT in addition to system advancements.
Advances in VLSI, Communication, and Signal Processing
Title | Advances in VLSI, Communication, and Signal Processing PDF eBook |
Author | David Harvey |
Publisher | Springer Nature |
Pages | 741 |
Release | 2020-10-14 |
Genre | Technology & Engineering |
ISBN | 9811568405 |
This book comprises select peer-reviewed papers from the International Conference on VLSI, Communication and Signal processing (VCAS) 2019, held at Motilal Nehru National Institute of Technology (MNNIT) Allahabad, Prayagraj, India. The contents focus on latest research in different domains of electronics and communication engineering, in particular microelectronics and VLSI design, communication systems and networks, and signal and image processing. The book also discusses the emerging applications of novel tools and techniques in image, video and multimedia signal processing. This book will be useful to students, researchers and professionals working in the electronics and communication domain.
Ultra-Low-Voltage Design of Energy-Efficient Digital Circuits
Title | Ultra-Low-Voltage Design of Energy-Efficient Digital Circuits PDF eBook |
Author | Nele Reynders |
Publisher | Springer |
Pages | 207 |
Release | 2015-04-14 |
Genre | Technology & Engineering |
ISBN | 3319161369 |
This book focuses on increasing the energy-efficiency of electronic devices so that portable applications can have a longer stand-alone time on the same battery. The authors explain the energy-efficiency benefits that ultra-low-voltage circuits provide and provide answers to tackle the challenges which ultra-low-voltage operation poses. An innovative design methodology is presented, verified, and validated by four prototypes in advanced CMOS technologies. These prototypes are shown to achieve high energy-efficiency through their successful functionality at ultra-low supply voltages.
Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation
Title | Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation PDF eBook |
Author | Bertrand Hochet |
Publisher | Springer |
Pages | 510 |
Release | 2003-08-02 |
Genre | Technology & Engineering |
ISBN | 354045716X |
The International Workshop on Power and Timing Modeling, Optimization, and Simulation PATMOS 2002, was the 12th in a series of international workshops 1 previously held in several places in Europe. PATMOS has over the years evolved into a well-established and outstanding series of open European events on power and timing aspects of integrated circuit design. The increased interest, espe- ally in low-power design, has added further momentum to the interest in this workshop. Despite its growth, the workshop can still be considered as a very - cused conference, featuring high-level scienti?c presentations together with open discussions in a free and easy environment. This year, the workshop has been opened to both regular papers and poster presentations. The increasing number of worldwide high-quality submissions is a measure of the global interest of the international scienti?c community in the topics covered by PATMOS. The objective of this workshop is to provide a forum to discuss and inves- gate the emerging problems in the design methodologies and CAD-tools for the new generation of IC technologies. A major emphasis of the technical program is on speed and low-power aspects with particular regard to modeling, char- terization, design, and architectures. The technical program of PATMOS 2002 included nine sessions dedicated to most important and current topics on power and timing modeling, optimization, and simulation. The three invited talks try to give a global overview of the issues in low-power and/or high-performance circuit design.