A New Approach to Switch-level Timing Simulation of CMOS VLSI Circuits

A New Approach to Switch-level Timing Simulation of CMOS VLSI Circuits
Title A New Approach to Switch-level Timing Simulation of CMOS VLSI Circuits PDF eBook
Author David Vincent Overhauser
Publisher
Pages 108
Release 1985
Genre
ISBN

Download A New Approach to Switch-level Timing Simulation of CMOS VLSI Circuits Book in PDF, Epub and Kindle

Switch-Level Timing Simulation of MOS VLSI Circuits

Switch-Level Timing Simulation of MOS VLSI Circuits
Title Switch-Level Timing Simulation of MOS VLSI Circuits PDF eBook
Author Vasant B. Rao
Publisher Springer Science & Business Media
Pages 218
Release 2012-12-06
Genre Technology & Engineering
ISBN 1461317096

Download Switch-Level Timing Simulation of MOS VLSI Circuits Book in PDF, Epub and Kindle

Only two decades ago most electronic circuits were designed with a slide-rule, and the designs were verified using breadboard techniques. Simulation tools were a research curiosity and in general were mistrusted by most designers and test engineers. In those days the programs were not user friendly, models were inadequate, and the algorithms were not very robust. The demand for simulation tools has been driven by the increasing complexity of integrated circuits and systems, and it has been aided by the rapid decrease in the cost of com puting that has occurred over the past several decades. Today a wide range of tools exist for analYSiS, deSign, and verification, and expert systems and synthesis tools are rapidly emerging. In this book only one aspect of the analysis and design process is examined. but it is a very important aspect that has received much attention over the years. It is the problem of accurate circuit and timing simulation.

Switch-level Timing Simulation of MOS VLSI Circuits

Switch-level Timing Simulation of MOS VLSI Circuits
Title Switch-level Timing Simulation of MOS VLSI Circuits PDF eBook
Author Vasant Bangalore Rao
Publisher
Pages 476
Release 1985
Genre
ISBN

Download Switch-level Timing Simulation of MOS VLSI Circuits Book in PDF, Epub and Kindle

This report deals with the development of a fast and accurate simulation tool for very-large-scale integrated (VLSI) circuits consisting of metal-oxide-semiconductor (MOS) transistors. Such tools are called switch-level timing simulators and they provide adequate information on the performance of the circuits with a reasonable expenditure of computation time even for very large circuits. The algorithms presented in this thesis can handle only n-channel MOS(NMOS) circuits, but are easily extendible to handle complementary MOS(CMOS) circuits as well. The algorithms presented in this report have been implemented in a computer program called MOSTIM. In all the circuits simulated thus far, MOSTIM provides timing information with an accuracy of within 10% of that provided by SPICE2, at approximately two orders of magnitude faster in simulation speed. (Author).

Digital Timing Macromodeling for VLSI Design Verification

Digital Timing Macromodeling for VLSI Design Verification
Title Digital Timing Macromodeling for VLSI Design Verification PDF eBook
Author Jeong-Taek Kong
Publisher Springer Science & Business Media
Pages 276
Release 2012-12-06
Genre Technology & Engineering
ISBN 1461523214

Download Digital Timing Macromodeling for VLSI Design Verification Book in PDF, Epub and Kindle

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques.

A Methodology for Predicting Reliability of Advanced CMOS VLSI Circuits Using Switch-level Monte Carlo Simulation

A Methodology for Predicting Reliability of Advanced CMOS VLSI Circuits Using Switch-level Monte Carlo Simulation
Title A Methodology for Predicting Reliability of Advanced CMOS VLSI Circuits Using Switch-level Monte Carlo Simulation PDF eBook
Author Ashwin Indrajit Matta
Publisher
Pages 156
Release 1994
Genre Metal oxide semiconductors, Complementary
ISBN

Download A Methodology for Predicting Reliability of Advanced CMOS VLSI Circuits Using Switch-level Monte Carlo Simulation Book in PDF, Epub and Kindle

Efficient Fast Timing Simulation of CMOS VLSI Circuits

Efficient Fast Timing Simulation of CMOS VLSI Circuits
Title Efficient Fast Timing Simulation of CMOS VLSI Circuits PDF eBook
Author Satish Prabhakar Sathe
Publisher
Pages 112
Release 1992
Genre
ISBN

Download Efficient Fast Timing Simulation of CMOS VLSI Circuits Book in PDF, Epub and Kindle

Timing Analysis of CMOS VLSI and Performance Optimization

Timing Analysis of CMOS VLSI and Performance Optimization
Title Timing Analysis of CMOS VLSI and Performance Optimization PDF eBook
Author Juho Kim
Publisher
Pages 212
Release 1995
Genre
ISBN

Download Timing Analysis of CMOS VLSI and Performance Optimization Book in PDF, Epub and Kindle