Digital Timing Macromodeling for VLSI Design Verification

Digital Timing Macromodeling for VLSI Design Verification
Title Digital Timing Macromodeling for VLSI Design Verification PDF eBook
Author Jeong-Taek Kong
Publisher Springer Science & Business Media
Pages 276
Release 2012-12-06
Genre Technology & Engineering
ISBN 1461523214

Download Digital Timing Macromodeling for VLSI Design Verification Book in PDF, Epub and Kindle

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques.

Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation

Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation
Title Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation PDF eBook
Author Bertrand Hochet
Publisher Springer
Pages 510
Release 2003-08-02
Genre Technology & Engineering
ISBN 354045716X

Download Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation Book in PDF, Epub and Kindle

The International Workshop on Power and Timing Modeling, Optimization, and Simulation PATMOS 2002, was the 12th in a series of international workshops 1 previously held in several places in Europe. PATMOS has over the years evolved into a well-established and outstanding series of open European events on power and timing aspects of integrated circuit design. The increased interest, espe- ally in low-power design, has added further momentum to the interest in this workshop. Despite its growth, the workshop can still be considered as a very - cused conference, featuring high-level scienti?c presentations together with open discussions in a free and easy environment. This year, the workshop has been opened to both regular papers and poster presentations. The increasing number of worldwide high-quality submissions is a measure of the global interest of the international scienti?c community in the topics covered by PATMOS. The objective of this workshop is to provide a forum to discuss and inves- gate the emerging problems in the design methodologies and CAD-tools for the new generation of IC technologies. A major emphasis of the technical program is on speed and low-power aspects with particular regard to modeling, char- terization, design, and architectures. The technical program of PATMOS 2002 included nine sessions dedicated to most important and current topics on power and timing modeling, optimization, and simulation. The three invited talks try to give a global overview of the issues in low-power and/or high-performance circuit design.

A Methodology for the Construction of Accurate Timing Macromodels for Digital Circuits

A Methodology for the Construction of Accurate Timing Macromodels for Digital Circuits
Title A Methodology for the Construction of Accurate Timing Macromodels for Digital Circuits PDF eBook
Author Ayman Issam Kayssi
Publisher
Pages 326
Release 1993
Genre
ISBN

Download A Methodology for the Construction of Accurate Timing Macromodels for Digital Circuits Book in PDF, Epub and Kindle

Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation

Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation
Title Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation PDF eBook
Author Dimitrios Soudris
Publisher Springer
Pages 349
Release 2003-06-29
Genre Computers
ISBN 3540453733

Download Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation Book in PDF, Epub and Kindle

This book constitutes the refereed proceedings of the 10th International Workshop on Power and Timing Modeling, Optimization and Simulation, PATMOS 2000, held in Göttingen, Germany in September 2000. The 33 revised full papers presented were carefully reviewed and selected for inclusion in the book. The papers are organized in sections on RTL power modeling, power estimation and optimization, system-level design, transistor level design, asynchronous circuit design, power efficient technologies, design of multimedia processing applications, adiabatic design and arithmetic modules, and analog-digital circuit modeling.

Logic-timing Simulation and the Degradation Delay Model

Logic-timing Simulation and the Degradation Delay Model
Title Logic-timing Simulation and the Degradation Delay Model PDF eBook
Author Manuel J. Bellido
Publisher Imperial College Press
Pages 288
Release 2006
Genre Technology & Engineering
ISBN 1860945899

Download Logic-timing Simulation and the Degradation Delay Model Book in PDF, Epub and Kindle

This book provides the reader with an extensive background in the field of logic-timing simulation and delay modeling. It includes detailed information on the challenges of logic-timing simulation, applications, advantages and drawbacks. The capabilities of logic-timing are explored using the latest research results that are brought together from previously disseminated materials. An important part of the book is devoted to the description of the ?Degradation Delay Model?, developed by the authors, showing how the inclusion of dynamic effects in the modeling of delays greatly improves the application cases and accuracy of logic-timing simulation. These ideas are supported by simulation results extracted from a wide range of practical applications.Sample Chapter(s)

Theory of CMOS Digital Circuits and Circuit Failures

Theory of CMOS Digital Circuits and Circuit Failures
Title Theory of CMOS Digital Circuits and Circuit Failures PDF eBook
Author Masakazu Shoji
Publisher Princeton University Press
Pages 589
Release 2014-07-14
Genre Mathematics
ISBN 1400862841

Download Theory of CMOS Digital Circuits and Circuit Failures Book in PDF, Epub and Kindle

CMOS chips are becoming increasingly important in computer circuitry. They have been widely used during the past decade, and they will continue to grow in popularity in those application areas that demand high performance. Challenging the prevailing opinion that circuit simulation can reveal all problems in CMOS circuits, Masakazu Shoji maintains that simulation cannot completely remove the often costly errors that occur in circuit design. To address the failure modes of these circuits more fully, he presents a new approach to CMOS circuit design based on his systematizing of circuit design error and his unique theory of CMOS digital circuit operation. In analyzing CMOS digital circuits, the author focuses not on effects originating from the characteristics of the device (MOSFET) but on those arising from their connection. This emphasis allows him to formulate a powerful but ultimately simple theory explaining the effects of connectivity by using a concept of the states of the circuits, called microstates. Shoji introduces microstate sequence diagrams that describe the state changes (or the circuit connectivity changes), and he uses his microstate theory to analyze many of the conventional CMOS digital circuits. These analyses are practically all in closed-form, and they provide easy physical interpretation of the circuit's working mechanisms, the parametric dependence of performance, and the circuit's failure modes. Originally published in 1992. The Princeton Legacy Library uses the latest print-on-demand technology to again make available previously out-of-print books from the distinguished backlist of Princeton University Press. These editions preserve the original texts of these important books while presenting them in durable paperback and hardcover editions. The goal of the Princeton Legacy Library is to vastly increase access to the rich scholarly heritage found in the thousands of books published by Princeton University Press since its founding in 1905.

Analog Design Issues in Digital VLSI Circuits and Systems

Analog Design Issues in Digital VLSI Circuits and Systems
Title Analog Design Issues in Digital VLSI Circuits and Systems PDF eBook
Author Juan J. Becerra
Publisher Springer Science & Business Media
Pages 153
Release 2012-12-06
Genre Technology & Engineering
ISBN 1461561019

Download Analog Design Issues in Digital VLSI Circuits and Systems Book in PDF, Epub and Kindle

Analog Design Issues in Digital VLSI Circuits and Systems brings together in one place important contributions and up-to-date research results in this fast moving area. Analog Design Issues in Digital VLSI Circuits and Systems serves as an excellent reference, providing insight into some of the most challenging research issues in the field.