Introduction to Advanced System-on-Chip Test Design and Optimization
Title | Introduction to Advanced System-on-Chip Test Design and Optimization PDF eBook |
Author | Erik Larsson |
Publisher | Springer Science & Business Media |
Pages | 397 |
Release | 2006-03-30 |
Genre | Technology & Engineering |
ISBN | 0387256245 |
SOC test design and its optimization is the topic of Introduction to Advanced System-on-Chip Test Design and Optimization. It gives an introduction to testing, describes the problems related to SOC testing, discusses the modeling granularity and the implementation into EDA (electronic design automation) tools. The book is divided into three sections: i) test concepts, ii) SOC design for test, and iii) SOC test applications. The first part covers an introduction into test problems including faults, fault types, design-flow, design-for-test techniques such as scan-testing and Boundary Scan. The second part of the book discusses SOC related problems such as system modeling, test conflicts, power consumption, test access mechanism design, test scheduling and defect-oriented scheduling. Finally, the third part focuses on SOC applications, such as integrated test scheduling and TAM design, defect-oriented scheduling, and integrating test design with the core selection process.
Introduction to Advanced System-on-Chip Test Design and Optimization
Title | Introduction to Advanced System-on-Chip Test Design and Optimization PDF eBook |
Author | Erik Larsson |
Publisher | Springer |
Pages | 0 |
Release | 2008-11-01 |
Genre | Technology & Engineering |
ISBN | 9780387522791 |
SOC test design and its optimization is the topic of Introduction to Advanced System-on-Chip Test Design and Optimization. It gives an introduction to testing, describes the problems related to SOC testing, discusses the modeling granularity and the implementation into EDA (electronic design automation) tools. The book is divided into three sections: i) test concepts, ii) SOC design for test, and iii) SOC test applications. The first part covers an introduction into test problems including faults, fault types, design-flow, design-for-test techniques such as scan-testing and Boundary Scan. The second part of the book discusses SOC related problems such as system modeling, test conflicts, power consumption, test access mechanism design, test scheduling and defect-oriented scheduling. Finally, the third part focuses on SOC applications, such as integrated test scheduling and TAM design, defect-oriented scheduling, and integrating test design with the core selection process.
Reliability, Availability and Serviceability of Networks-on-Chip
Title | Reliability, Availability and Serviceability of Networks-on-Chip PDF eBook |
Author | Érika Cota |
Publisher | Springer Science & Business Media |
Pages | 220 |
Release | 2011-09-23 |
Genre | Technology & Engineering |
ISBN | 1461407915 |
This book presents an overview of the issues related to the test, diagnosis and fault-tolerance of Network on Chip-based systems. It is the first book dedicated to the quality aspects of NoC-based systems and will serve as an invaluable reference to the problems, challenges, solutions, and trade-offs related to designing and implementing state-of-the-art, on-chip communication architectures.
Ubiquitous Communications and Network Computing
Title | Ubiquitous Communications and Network Computing PDF eBook |
Author | Navin Kumar |
Publisher | Springer |
Pages | 280 |
Release | 2017-12-22 |
Genre | Computers |
ISBN | 3319734237 |
This book constitutes the refereed proceedings of the First International Conference on Ubiquitous Communications and Network Computing, UBICNET 2017, held in Bangalore, India, in August 2017. The 23 full papers were selected from 71 submissions and are grouped in topical sections on safety and energy efficient computing, cloud computing and mobile commerce, advanced and software defined networks, and advanced communication systems and networks.
System-on-Chip Test Architectures
Title | System-on-Chip Test Architectures PDF eBook |
Author | Laung-Terng Wang |
Publisher | Morgan Kaufmann |
Pages | 893 |
Release | 2010-07-28 |
Genre | Technology & Engineering |
ISBN | 0080556809 |
Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs. - Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples. - Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book. - Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits. - Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing. - Practical problems at the end of each chapter for students.
High Performance Memory Testing
Title | High Performance Memory Testing PDF eBook |
Author | R. Dean Adams |
Publisher | Springer Science & Business Media |
Pages | 252 |
Release | 2005-12-29 |
Genre | Technology & Engineering |
ISBN | 0306479729 |
Are memory applications more critical than they have been in the past? Yes, but even more critical is the number of designs and the sheer number of bits on each design. It is assured that catastrophes, which were avoided in the past because memories were small, will easily occur if the design and test engineers do not do their jobs very carefully. High Performance Memory Testing: Design Principles, Fault Modeling and Self Test is based on the author's 20 years of experience in memory design, memory reliability development and memory self test. High Performance Memory Testing: Design Principles, Fault Modeling and Self Test is written for the professional and the researcher to help them understand the memories that are being tested.
Essential Issues in SOC Design
Title | Essential Issues in SOC Design PDF eBook |
Author | Youn-Long Steve Lin |
Publisher | Springer Science & Business Media |
Pages | 405 |
Release | 2007-05-31 |
Genre | Technology & Engineering |
ISBN | 1402053525 |
This book originated from a workshop held at the DATE 2005 conference, namely Designing Complex SOCs. State-of-the-art in issues related to System-on-Chip (SoC) design by leading experts in the fields, it covers IP development, verification, integration, chip implementation, testing and software. It contains valuable academic and industrial examples for those involved with the design of complex SOCs.